RM0008
Figure 46. DAC conversion (SW trigger enabled) with triangle wave generation
APB1_CLK
DHR
DOR
SWTRIG
Note:
1
DAC trigger must be enabled for noise generation, by setting the TENx bit in the DAC_CR
register.
2
MAMPx[3:0] bits must be configured before enabling the DAC, otherwise they cannot be
changed.
11.4
Dual DAC channel conversion
To efficiently use the bus bandwidth in applications that require the two DAC channels at the
same time, three dual registers are implemented: DHR8RD, DHR12RD and DHR12LD. A
unique register access is then required to drive both DAC channels at the same time.
Eleven possible conversion modes are possible using the two DAC channels and these dual
registers. All the conversion modes can nevertheless be obtained using separate DHRx
registers if needed.
All modes are described in the paragraphs below.
11.4.1
Independent trigger without wave generation
To configure the DAC in this conversion mode, the following sequence is required:
●
Set the two DAC channel trigger enable bits TEN1 and TEN2
●
Configure different trigger sources by setting different values in the TSEL1[2:0] and
TSEL2[2:0] bits
●
Load the dual DAC channel data into the desired DHR register (DAC_DHR12RD,
DAC_DHR12LD or DAC_DHR8RD)
When a DAC channel1 trigger arrives, the DHR1 register is transferred into DAC_DOR1
(three APB1 clock cycles later).
When a DAC channel2 trigger arrives, the DHR2 register is transferred into DAC_DOR2
(three APB1 clock cycles later).
0xABE
0xABE
Digital-to-analog converter (DAC)
0xABF
0xAC0
ai14714
191/690
Need help?
Do you have a question about the STM32F102 Series and is the answer not in the manual?
Questions and answers