Rtc Alarm Register High (Rtc_Alrh / Rtc_Alrl) - ST STM32F102 Series Reference Manual

Hide thumbs Also See for STM32F102 Series:
Table of Contents

Advertisement

Real-time clock (RTC)
15.4.6

RTC alarm register high (RTC_ALRH / RTC_ALRL)

When the programmable counter reaches the 32-bit value stored in the RTC_ALR register,
an alarm is triggered and the RTC_alarmIT interrupt request is generated. This register is
write-protected by the RTOFF bit in the RTC_CR register, and a write operation is allowed if
the RTOFF value is '1'.
RTC alarm register high (RTC_ALRH)
Address offset: 0x20
Write only (see
Reset value: 0xFFFF
15
14
13
w
w
w
Bits 15:0 RTC_ALR[31:16]: RTC Alarm High
The high part of the alarm time is written by software in this register. To write to this register it is
necessary to enter configuration mode (see
page
345).
RTC alarm register low (RTC_ALRL)
Address offset: 0x24
Write only (see
Reset value: 0xFFFF
15
14
13
w
w
w
Bits 15:0 RTC_ALR[15:0]: RTC Alarm Low
The low part of the alarm time is written by software in this register. To write to this register it is
necessary to enter configuration mode (see
page
345).
352/690
Section 15.3.4 on page
12
11
10
9
w
w
w
w
Section 15.3.4 on page
12
11
10
9
w
w
w
w
345)
8
7
6
RTC_ALR[31:16]
w
w
w
Section 15.3.4: Configuring RTC registers on
345)
8
7
6
RTC_ALR[15:0]
w
w
w
Section 15.3.4: Configuring RTC registers on
5
4
3
2
w
w
w
w
5
4
3
2
w
w
w
w
RM0008
1
0
w
w
1
0
w
w

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F102 Series and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Stm32f101 seriesStm32f103 series

Table of Contents