Figure 28. Dual Adc Block Diagram - ST STM32F102 Series Reference Manual

Hide thumbs Also See for STM32F102 Series:
Table of Contents

Advertisement

RM0008

Figure 28. Dual ADC block diagram

ADCx_IN0
ADCx_IN1
ADCx_IN15
EXTI_11
EXTI_15
GPIO
Ports
Temp. sensor
V
REFINT
Start trigger mux
(regular group)
Start trigger mux
(injected group)
Note: External triggers are present on ADC2 but are not shown for the purposes of this diagram
* In some dual ADC modes, the ADC1 data register (ADC1_DR) contains both ADC1 and ADC2 regular converted
data over the entire 32 bits.
Analog-to-digital converter (ADC)
Regular data register
Regular
channels
injected
channels
internal triggers
Regular data register
Regular
channels
Injected
channels
Dual mode
control
ADC1 (Master)
(12 bits)
(16 bits)
Injected data registers
(4 x 16 bits)
ADC2 (Slave)
(16 bits)*
Injected data registers
(4 x 16 bits)
161/690

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F102 Series and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32f101 seriesStm32f103 series

Table of Contents