Figure 240. Counter Timing Diagram, Internal Clock Divided By 1; Figure 241. Counter Timing Diagram, Internal Clock Divided By 2 - ST STM32G0 1 Series Reference Manual

Table of Contents

Advertisement

General-purpose timers (TIM15/TIM16/TIM17)
Timerclock = CK_CNT
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
Timerclock = CK_CNT
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
748/1390

Figure 240. Counter timing diagram, internal clock divided by 1

CK_PSC
CNT_EN
31
(UIF)

Figure 241. Counter timing diagram, internal clock divided by 2

CK_PSC
CNT_EN
0034
(UIF)
RM0444 Rev 5
32
33
34 35 36
00
0036
0035
01
02
03
04
05
0000
0002
0001
RM0444
06
07
MS31078V2
0003
MS31079V2

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G0 1 Series and is the answer not in the manual?

Questions and answers

Table of Contents

Save PDF