Interconnect matrix
Triggering signals
The output (from master) is on signal TIMx_TRGO (and TIMx_TRGOx), following a
configurable timer event.
With TIM14, TIM16, and TIM17 timers that do not have a trigger output, the output
compare 1 is used instead.
The input (to slave) is on signals TIMx_ITR0/ITR1/ITR2/ITR3.
The input and output signals for TIM1 are shown in
block
diagram.
The possible master/slave connections are given in
connection
Relevant power modes
These interconnections operate in Run, Sleep, Low-power run, and Low-power sleep power
modes.
9.3.2
From TIM1, TIM2, TIM3, TIM4, TIM6, TIM15, and EXTI, to ADC
Purpose
The general-purpose timers TIM2, TIM3, TIM4, and TIM15, basic timer TIM6, advanced-
control timer TIM1, and EXTI can be used to generate an ADC triggering event.
TIMx synchronization is described in:
ADC synchronization is described in:
trigger polarity (EXTSEL,
Triggering signals
The output (from timer) is on signal TIMx_TRGO, TIMx_TRGO2 or TIMx_CCx event.
The input (to ADC) is on signal EXT[15:0], JEXT[15:0].
The connection between timers and ADC is provided in
Relevant power modes
These interconnections operate in Run, Sleep, Low-power run, and Low-power sleep power
modes.
9.3.3
From ADC to TIM1
Purpose
ADC can provide trigger event through watchdog signals to the advanced-control timer
TIM1.
A description of the ADC analog watchdog setting is provided in:
window watchdog (AWD1EN, AWD1SGL, AWD1CH, ADC_AWDxCR,
Trigger settings on the timer are provided in:
272/1390
and
Table 126: TIMx Internal trigger
EXTEN).
RM0444 Rev 5
Figure 101: Advanced-control timer
Table 115: TIM1 internal trigger
connection.
Section 21.3.27: ADC
Section 15.4: Conversion on external trigger and
Table 70: External
Section 21.3.4: External trigger
synchronization.
triggers.
Section 15.7: Analog
ADC_AWDxTR).
input.
RM0444
Need help?
Do you have a question about the STM32G0 1 Series and is the answer not in the manual?
Questions and answers