RM0444
Bit 3 BKCMP3E: BRK COMP3 enable
This bit enables the COMP3 for the timer's BRK input. COMP3 output is 'ORed' with the
other BRK sources.
0: COMP3 input disabled
1: COMP3 input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Note: This bit is available on STM32G0B1xx and STM32G0C1xx salestypes only, reserved
Bit 2 BKCMP2E: BRK COMP2 enable
This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the
other BRK sources.
0: COMP2 input disabled
1: COMP2 input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 1 BKCMP1E: BRK COMP1 enable
This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the
other BRK sources.
0: COMP1 input disabled
1: COMP1 input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 0 BKINE: BRK BKIN input enable
This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is
'ORed' with the other BRK sources.
0: BKIN input disabled
1: BKIN input enabled
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
25.6.18
TIM16 input selection register (TIM16_TISEL)
Address offset: 0x68
Reset value: 0x0000 0000
31
30
29
Res.
Res.
Res.
Res.
15
14
13
Res.
Res.
Res.
Res.
Bits 31:4 Reserved, must be kept at reset value.
in TIMx_BDTR register).
otherwise.
in TIMx_BDTR register).
in TIMx_BDTR register).
in TIMx_BDTR register).
28
27
26
25
Res.
Res.
Res.
12
11
10
9
Res.
Res.
Res.
General-purpose timers (TIM15/TIM16/TIM17)
24
23
22
Res.
Res.
Res.
8
7
6
Res.
Res.
Res.
RM0444 Rev 5
21
20
19
18
Res.
Res.
Res.
Res.
5
4
3
2
Res.
Res.
TI1SEL[3:0]
rw
rw
17
16
Res.
Res.
1
0
rw
rw
825/1390
830
Need help?
Do you have a question about the STM32G0 1 Series and is the answer not in the manual?
Questions and answers