Timx Register Map; Table 73. Timx Register Map And Reset Values - ST STM32F100 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32F100 Series:
Table of Contents

Advertisement

General-purpose timers (TIM2 to TIM5)
13.4.19

TIMx register map

TIMx registers are mapped as described in the table below:
Offset
Register
TIMx_CR1
0x00
Reset value
TIMx_CR2
0x04
Reset value
TIMx_SMCR
0x08
Reset value
TIMx_DIER
0x0C
Reset value
TIMx_SR
0x10
Reset value
TIMx_EGR
0x14
Reset value
TIMx_CCMR1
Output
compare
mode
Reset value
0x18
TIMx_CCMR1
Input capture
mode
Reset value
TIMx_CCMR2
Output
compare
mode
Reset value
0x1C
TIMx_CCMR2
Input capture
mode
Reset value
TIMx_CCER
0x20
Reset value
340/709

Table 73. TIMx register map and reset values

Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
RM0041 Rev 6
CKD
[1:0]
0
0
ETPS
ETF[3:0]
[1:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
OC2M
CC2S
[2:0]
[1:0]
0
0
0
0
0
0
0
0
IC2
CC2S
IC2F[3:0]
PSC
[1:0]
[1:0]
0
0
0
0
0
0
0
0
OC4M
CC4S
[2:0]
[1:0]
0
0
0
0
0
0
0
0
IC4
CC4S
IC4F[3:0]
PSC
[1:0]
[1:0]
0
0
0
0
0
0
0
0
0
0
0
0
RM0041
CMS
[1:0]
0
0
0
0
0
0
0
0
MMS
[2:0]
0
0
0
0
0
TS[2:0]
SMS[2:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
OC1M
CC1S
[2:0]
[1:0]
0
0
0
0
0
0
0
0
IC1
CC1S
IC1F[3:0]
PSC
[1:0]
[1:0]
0
0
0
0
0
0
0
0
OC3M
CC3S
[2:0]
[1:0]
0
0
0
0
0
0
0
0
IC3
CC3S
IC3F[3:0]
PSC
[1:0]
[1:0]
0
0
0
0
0
0
0
0
0
0
0
0

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F100 Series and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Table of Contents