RM0041
Figure 142. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not
Timerclock = CK_CNT
Update interrupt flag (UIF)
Auto-reload preload register
Figure 143. Counter timing diagram, update event when ARPE=1 (TIMx_ARR
Timerclock = CK_CNT
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
Auto-reload preload
Auto-reload shadow
Write a new value in TIMx_ARR
CK_PSC
CEN
31
Counter register
Counter overflow
Update event (UEV)
FF
Write a new value in TIMx_ARR
CK_PSC
CEN
F0
(UIF)
F5
register
register
General-purpose timers (TIM12/13/14)
preloaded)
32
33
34
35
36
preloaded)
F1 F2
F3 F4 F5
F5
RM0041 Rev 6
00
01
03
04
05
02
36
00
01
02
03
04
05 06 07
36
36
06
07
MS31082V3
MS31083V2
349/709
455
Need help?
Do you have a question about the STM32F100 Series and is the answer not in the manual?
Questions and answers