ST STM32WL55JC Reference Manual page 14

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

Contents
10.4.23 GPIOH mode register (GPIOH_MODER) . . . . . . . . . . . . . . . . . . . . . . 417
10.4.24 GPIO H output type register (GPIOH_OTYPER) . . . . . . . . . . . . . . . . . 417
10.4.25 GPIOH output speed register (GPIOH_OSPEEDR) . . . . . . . . . . . . . . 418
10.4.26 GPIOH pull-up/pull-down register (GPIOH_PUPDR) . . . . . . . . . . . . . 418
10.4.27 GPIOH input data register (GPIOH_IDR) . . . . . . . . . . . . . . . . . . . . . . 419
10.4.28 GPIOH output data register (GPIOH_ODR) . . . . . . . . . . . . . . . . . . . . 419
10.4.29 GPIO H bit set/reset register (GPIOH_BSRR) . . . . . . . . . . . . . . . . . . . 420
10.4.30 GPIOH configuration lock register (GPIOH_LCKR) . . . . . . . . . . . . . . . 420
10.4.31 GPIOH alternate function low register (GPIOH_AFRL) . . . . . . . . . . . . 421
10.4.32 GPIOH bit reset register (GPIOH_BRR) . . . . . . . . . . . . . . . . . . . . . . . 422
10.4.33 GPIOA register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 422
10.4.34 GPIOB register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 423
10.4.35 GPIOC register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 424
10.4.36 GPIOH register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 425
11
System configuration controller (SYSCFG) . . . . . . . . . . . . . . . . . . . . 427
11.1
SYSCFG main features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 427
11.2
SYSCFG registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 427
11.2.1
11.2.2
11.2.3
11.2.4
11.2.5
11.2.6
11.2.7
11.2.8
11.2.9
11.2.10 SYSCFG SRAM2 key register (SYSCFG_SKR) . . . . . . . . . . . . . . . . . 437
11.2.11
11.2.12 SYSCFG CPU1 interrupt mask register 2 (SYSCFG_IMR2) . . . . . . . . 439
11.2.13 SYSCFG CPU2 interrupt mask register 1 (SYSCFG_C2IMR1) . . . . . 439
11.2.14 SYSCFG CPU2 interrupt mask register 2 (SYSCFG_C2IMR2) . . . . . 441
11.2.15 SYSCFG radio debug control register (SYSCFG_RFDCR) . . . . . . . . 442
11.2.16 SYSCFG register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 443
14/1454
SYSCFG memory remap register (SYSCFG_MEMRMP) . . . . . . . . . . 427
SYSCFG configuration register 1 (SYSCFG_CFGR1) . . . . . . . . . . . . 428
SYSCFG external interrupt configuration register 1
(SYSCFG_EXTICR1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 429
SYSCFG external interrupt configuration register 2
(SYSCFG_EXTICR2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 430
SYSCFG external interrupt configuration register 3
(SYSCFG_EXTICR3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 431
SYSCFG external interrupt configuration register 4
(SYSCFG_EXTICR4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 433
SYSCFG SRAM control and status register (SYSCFG_SCSR) . . . . . 434
SYSCFG configuration register 2 (SYSCFG_CFGR2) . . . . . . . . . . . . 435
SYSCFG SRAM2 write protection register (SYSCFG_SWPR) . . . . . . 436
SYSCFG CPU1 interrupt mask register 1 (SYSCFG_IMR1) . . . . . . . . 438
RM0453 Rev 2
RM0453

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL55JC and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32wl5 seriesStm32wl54 series

Table of Contents

Save PDF