Operation Timing; Tcnt Incrementation Timing; Figure 11.3 Count Timing For Internal Clock Input; Figure 11.4 Count Timing For External Clock Input - Hitachi H8S/2215 Series Hardware Manual

Hitachi single-chip microcomputer
Table of Contents

Advertisement

11.5

Operation Timing

11.5.1

TCNT Incrementation Timing

Figure 11.3 shows the count timing for internal clock input. Figure 11.4 shows the count timing
for external clock signal. Note that the external clock pulse width must be at least 1.5 states for
incrementation at a single edge, and at least 2.5 states for incrementation at both edges. The
counter will not increment correctly if the pulse width is less than these values.
ø
Internal clock
Clock input
to TCNT
TCNT
ø
External clock
input
Clock input
to TCNT
TCNT
N–1

Figure 11.3 Count Timing for Internal Clock Input

N–1

Figure 11.4 Count Timing for External Clock Input

N
N
Rev. 3.0, 10/02, page 335 of 686
N+1
N+1

Advertisement

Table of Contents
loading

Table of Contents