Figure 200. Counter Timing Diagram, Internal Clock Divided By N - ST STM32F412 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0402
Basic timers (TIM6/7)

Figure 200. Counter timing diagram, internal clock divided by N

CK_PSC
Timerclock = CK_CNT
1F
Counter register
00
20
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
MS31081V2
Figure 201. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not
preloaded)
CK_PSC
CEN
Timerclock = CK_CNT
31
32
33
34
35
36
00
01
02
03
04
05 06 07
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
Auto-reload preload
FF
36
register
Write a new value in TIMx_ARR
MS31082V2
RM0402 Rev 6
597/1163
604

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F412 and is the answer not in the manual?

Questions and answers

Table of Contents

Save PDF