Dac Channel1 12-Bit Left-Aligned Data Holding Register; (Dac_Dhr12L1); Dac Channel1 8-Bit Right-Aligned Data Holding Register (Dac_Dhr8R1); Dac Channel1 Data Output Register (Dac_Dor1) - STMicroelectronics RM0365 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0365
16.9.4

DAC channel1 12-bit left-aligned data holding register

(DAC_DHR12L1)

Address offset: 0x0C
Reset value: 0x0000 0000
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
rw
rw
rw
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:4 DACC1DHR[11:0]: DAC channel1 12-bit left-aligned data
These bits are written by software which specifies 12-bit data for DAC channel1.
Bits 3:0 Reserved, must be kept at reset value.
16.9.5
DAC channel1 8-bit right-aligned data holding register
(DAC_DHR8R1)
Address offset: 0x10
Reset value: 0x0000 0000
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0 DACC1DHR[7:0]: DAC channel1 8-bit right-aligned data
These bits are written by software which specifies 8-bit data for DAC channel1.
16.9.6

DAC channel1 data output register (DAC_DOR1)

Address offset: 0x2C
Reset value: 0x0000 0000
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
27
26
25
Res.
Res.
Res.
11
10
9
DACC1DHR[11:0]
rw
rw
rw
rw
27
26
25
Res.
Res.
Res.
11
10
9
Res.
Res.
Res.
27
26
25
Res.
Res.
Res.
11
10
9
r
r
r
24
23
22
Res.
Res.
Res.
8
7
6
rw
rw
rw
24
23
22
Res.
Res.
Res.
8
7
6
Res.
rw
rw
24
23
22
Res.
Res.
Res.
8
7
6
DACC1DOR[11:0]
r
r
r
DocID025202 Rev 7
Digital-to-analog converter (DAC1)
21
20
19
18
Res.
Res.
Res.
Res.
5
4
3
2
v
Res.
rw
rw
21
20
19
18
Res.
Res.
Res.
Res.
5
4
3
2
DACC1DHR[7:0]
rw
rw
rw
rw
21
20
19
18
Res.
Res.
Res.
Res.
5
4
3
2
r
r
r
r
17
16
Res.
Res.
1
0
Res.
Res.
17
16
Res.
Res.
1
0
rw
rw
17
16
Res.
Res.
1
0
r
r
404/1080
406

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the RM0365 and is the answer not in the manual?

Questions and answers

Table of Contents