Hitachi SH7750 Hardware Manual page 384

Sh7750 series superh risc engine
Hide thumbs Also See for SH7750:
Table of Contents

Advertisement

Bits 4 to 2—Area 2 and 3 Memory Type (DRAMTP2–DRAMTP0): These bits specify the type
of memory connected to areas 2 and 3. ROM, SRAM, flash ROM, etc., can be connected as
SRAM interface. DRAM and synchronous DRAM can also be connected.
Bit 4: DRAMTP2 Bit 3: DRAMTP1 Bit 2: DRAMTP0 Description
0
0
1
1
0
1
Note:
*1 Selection of SRAM interface or MPX interface is determined by the setting of the
MEMMPX bit
*2 When this mode is selected, 16 or 32 bits should be specified as the bus width for areas
2 and 3. In this mode the MD5 pin is designated for output as the RAS2 pin.
Bit 0—Area 5 and 6 Bus Type (A56PCM): Specifies whether areas 5 and 6 are accessed as
PCMCIA interface. The setting of these bits has priority over the MEMMPX bit settings.
Bit 0: A56PCM
0
1
Note: * The MD3 pin is designated for output as the CE2A pin.
The MD4 pin is designated for output as the CE2B pin.
Rev. 6.0, 07/02, page 334 of 986
0
1
0
1
0
1
0
1
Description
Areas 5 and 6 are accessed as SRAM interface
Areas 5 and 6 are accessed as PCMCIA interface*
Areas 2 and 3 are SRAM interface or
1
MPX interface *
Reserved (Cannot be set)
Area 2 is SRAM interface or MPX
1
interface *
, area 3 is synchronous DRAM
interface
Areas 2 and 3 are synchronous DRAM
interface
Area 2 is SRAM interface or MPX
1
interface *
, area 3 is DRAM interface
Areas 2 and 3 are DRAM interface *
Reserved (Cannot be set)
Reserved (Cannot be set)
(Initial value)
2
(Initial value)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750rSh7750s

Table of Contents