Hitachi SH7750 Hardware Manual page 476

Sh7750 series superh risc engine
Hide thumbs Also See for SH7750:
Table of Contents

Advertisement

CKIO
Bank
Precharge-sel
Address
RD/
DQMn
D63–D0
(read)
CKE
DACKn
(SA: IO → memory)
Note: For DACKn, an example is shown where CHCRn.AL (access level) = 0 for the DMAC.
Rev. 6.0, 07/02, page 426 of 986
Tr
Trw
Tc1
Row
Row
Row
c1
Figure 13.35 Burst Write Timing
Tc2
Tc3
Tc4
H/L
c1
c2
c3
c4
Trw1
Trw1

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7750rSh7750s

Table of Contents