Download Print this page

ST STM32L4+ Series Reference Manual page 1469

Hide thumbs Also See for STM32L4+ Series:

Advertisement

RM0432
Basic timers (TIM6/TIM7)
Figure 433. Counter timing diagram, internal clock divided by N
CK_PSC
Timerclock = CK_CNT
1F
Counter register
00
20
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
MS31081V2
Figure 434. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not
preloaded)
CK_PSC
CEN
Timerclock = CK_CNT
31
32
33
34
35
36
00
01
02
03
04
05 06 07
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
Auto-reload preload
FF
36
register
Write a new value in TIMx_ARR
MS31082V2
RM0432 Rev 6
1469/2301
1476

Advertisement

loading
Need help?

Need help?

Do you have a question about the STM32L4+ Series and is the answer not in the manual?

Subscribe to Our Youtube Channel