Access To On-Chip Peripheral Modules; Figure 2.12 On-Chip Peripheral Module Access Cycle (2-State Access) - Renesas H8/3847R Series Hardware Manual

8-bit single-chip microcomputer super low power
Table of Contents

Advertisement

2.6.2

Access to On-Chip Peripheral Modules

On-chip peripheral modules are accessed in two states or three states. The data bus width is 8 bits,
so access is by byte size only. This means that for accessing word data, two instructions must be
used. Figures 2.12 and 2.13 show the on-chip peripheral module access cycle.
Two-state access to on-chip peripheral modules
φ or φ
SUB
Internal address bus
Internal read signal
Internal data bus
(read access)
Internal write signal
Internal data bus
(write access)

Figure 2.12 On-Chip Peripheral Module Access Cycle (2-State Access)

Bus cycle
T
state
1
Address
Read data
Write data
Rev. 6.00 Aug 04, 2006 page 71 of 680
Section 2 CPU
T
state
2
REJ09B0145-0600

Advertisement

Table of Contents
loading

Table of Contents