Renesas H8/3847R Series Hardware Manual page 336

8-bit single-chip microcomputer super low power
Table of Contents

Advertisement

Section 9 Timers
ICRGR is initialized to H'00 upon reset.
4. Timer Mode Register G (TMG)
Bit:
7
OVFH
Initial value:
0
R/(W) *
Read/Write:
Note:
* Bits 7 and 6 can only be written with 0, for flag clearing.
TMG is an 8-bit read/write register that performs TCG clock selection from four internal clock
sources, counter clear selection, and edge selection for the input capture input signal interrupt
request, controls enabling of overflow interrupt requests, and also contains the overflow flags.
TMG is initialized to H'00 upon reset.
Bit 7: Timer overflow flag H (OVFH)
Bit 7 is a status flag indicating that TCG has overflowed from H'FF to H'00 when the input capture
input signal is high. This flag is set by hardware and cleared by software. It cannot be set by
software.
Bit 7
OVFH
Description
0
Clearing condition:
After reading OVFH = 1, cleared by writing 0 to OVFH
1
Setting condition:
Set when TCG overflows from H'FF to H'00
Rev. 6.00 Aug 04, 2006 page 298 of 680
REJ09B0145-0600
6
5
OVFL
OVIE
0
0
R/(W) *
R/W
4
3
IIEGS
CCLR1
CCLR0
0
0
R/W
R/W
2
1
CKS1
CKS0
0
0
R/W
R/W
R/W
(initial value)
0
0

Advertisement

Table of Contents
loading

Table of Contents