32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
Channel 0 Output Configuration Register – CH0OCFR
This register specifies the channel 0 output mode configuration.
Offset:
0x040
Reset value: 0x0000_0000
31
Type/Reset
23
Type/Reset
15
Type/Reset
7
Reserved CH0IMAE
Type/Reset
Bits
Field
[5]
CH0IMAE
[4]
CH0PRE
Rev. 1.00
30
29
28
22
21
20
14
13
12
6
5
4
CH0PRE
RW
0 RW
Descriptions
Channel 0 Immediate Active Enable
0: No action
1: Single pulse Immediate Active Mode is enabled
The CH0OREF will be forced to the compare matched level immediately after
an available trigger event occurs irrespective of the result of the comparison
between the CNTR and the CH0CR values.
The effective duration ends automatically at the next overflow or underflow
event.
Note: The CH0IMAE bit is available only if the channel 0 is configured to be operated
in the PWM mode 1 or PWM mode 2.
Channel 0 Compare Register (CH0CR) Preload Enable
0: CH0CR preload function is disabled
The CH0CR register can be immediately assigned a new value when the CH0PRE
bit is cleared to 0 and the updated CH0CR value is used immediately.
1: CH0CR preload function is enabled
The new CH0CR value will not be transferred to its shadow register until the
update event occurs.
273 of 486
27
26
Reserved
19
18
Reserved
11
10
Reserved
3
2
Reserved
CH0OM[2:0]
0
RW
0 RW
25
24
17
16
9
8
CH0OM[3]
RW
0
1
0
0
RW
0
July 31, 2018
Need help?
Do you have a question about the HT32F50231 and is the answer not in the manual?
Questions and answers