32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
Timer Mode Configuration Register – MDCFR
This register specifies the PWM master and slave mode selection and single pulse mode.
Offset:
0x004
Reset value: 0x0000_0000
31
Type/Reset
23
Type/Reset
15
Type/Reset
7
Type/Reset
Bits
Field
[24]
SPMSET
Rev. 1.00
30
29
28
Reserved
22
21
20
Reserved
14
13
12
Reserved
6
5
4
Reserved
Descriptions
Single Pulse Mode Setting
0: Counter counts normally irrespective of whether the update event occurred or not
1: Counter stops counting at the next update event and then the TME bit is
cleared by hardware
268 of 486
27
26
25
19
18
17
MMSEL
RW
0 RW
11
10
9
SMSEL
RW
0 RW
3
2
1
24
SPMSET
RW
0
16
0 RW
0
8
0 RW
0
0
TSE
RW
0
July 31, 2018
Need help?
Do you have a question about the HT32F50231 and is the answer not in the manual?
Questions and answers