Hitachi SH7751 Hardware Manual page 376

Superh risc engine
Table of Contents

Advertisement

Bits 19 to 17—Area 4 Wait Control (A4W2–A4W0): These bits specify the number of wait
states to be inserted for area 4. For the case where an MPX interface setting is made, see table
13.7.
Bit 19: A4W2
Bit 18: A4W1
0
0
1
1
0
1
Bits 16 and 12—Reserved: These bits are always read as 0, and should only be written with 0.
Bits 15 to 13—Area 3 Wait Control (A3W2–A3W0): These bits specify the number of wait
states to be inserted for area 3. External wait input is only enabled when the SRAM interface or
MPX interface is used, and is ignored when DRAM or synchronous DRAM is used. For the case
where an MPX interface setting is made, see table 13.7.

When SRAM Interface is Set
Bit 15: A3W2
Bit 14: A3W1
0
0
1
1
0
1
Bit 17: A4W0
Inserted Wait States
0
0
1
1
0
2
1
3
0
6
1
9
0
12
1
15 (Initial value)
Bit 13: A3W0
Inserted Wait States
0
0
1
1
0
2
1
3
0
6
1
9
0
12
1
15 (Initial value)
Description


Pin
Ignored
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Description


Pin
Ignored
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Rev. 3.0, 04/02, page 337 of 1064

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents