Register Configuration; Table 4.2 Cache Features (Sh7751R); Table 4.3 Store Queue Features; Table 4.4 Cache Control Registers - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

Table 4.2
Cache Features (SH7751R)
Item
Capacity
Type
Line size
Entries
Write method
Replace method
Table 4.3
Store Queue Features
Item
Capacity
Addresses
Write
Write-back
Access right
4.1.2

Register Configuration

Table 4.4 shows the cache control registers.
Table 4.4
Cache Control Registers
Name
Cache control
register
Queue address
control register 0
Queue address
control register 1
Notes: *1 The initial value is the value after a power-on or manual reset.
*2 P4 address is the address when using the virtual/physical address space P4 area. The
area 7 address is the address used when making an access from physical address
space area 7 using the TLB.
Rev. 3.0, 04/02, page 88 of 1064
Instruction Cache
16-kbyte cache
2-way set-associative
32 bytes
256 entry/way
LRU (Least Recently Used)
algorithm
Store Queues

2
32 bytes
H'E000 0000 to H'E3FF FFFF
Store instruction (1-cycle write)
Prefetch instruction (PREF instruction)
MMU off: according to MMUCR.SQMD
MMU on: according to individual page PR
Abbreviation R/W
CCR
R/W
QACR0
R/W
QACR1
R/W
Operand Cache
32-kbyte cache or 16-kbyte cache +
16-kbyte RAM
2-way set-associative
32 bytes
512 entry/way
Copy-back/write-through selectable
LRU (Least Recently Used)
algorithm
Initial
P4
1
Value*
Address*
H'0000 0000 H'FF00 001C
Undefined
H'FF00 0038
Undefined
H'FF00 003C
Area 7
2
2
Address*
H'1F00 001C
H'1F00 0038
H'1F00 003C
Access
Size
32
32
32

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents