Interrupt Mask Register 00 (Intmsk00) - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

19.3.5

Interrupt Mask Register 00 (INTMSK00)

The interrupt mask register 00 (INTMSK00) specifies whether or not to mask individual interrupts
each time they are requested. The INTMSK00 register is a 32-bit register. It is initialized to
H'000003FF at a reset. The values are retained in standby mode.
To clear each interrupt mask, write 1 to the corresponding bit of the INTMSKCLR00 register. The
values in INTMSK00 do not change if you write 0 to it.
Bit:
31
Initial value:
0
R/W:
R
Bit:
7
Initial value:
1
R/W:
R/W
Bits 31 to 0—Interrupt Masks: These bits indicate the existence of an interrupt request
corresponding to each bit. For the correspondence between bits and interrupt sources, see section
19.3.7, INTREQ00, INTMSK00, and INTMSKCLR00 Bit Allocation.
Bits 31 to 0
0
1
Rev. 3.0, 04/02, page 744 of 1064
30
29
0
0
R
R
6
5
1
1
R/W
R/W
Description
Accept corresponding interrupt request
Mask corresponding interrupt request
. . .
11
. . .
. . .
0
. . .
R
4
3
1
1
R/W
R/W
R/W
10
9
0
1
R
R/W
R/W
2
1
1
1
R/W
R/W
(Initial value)
8
1
0
1

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents