Figure 13.69 Byte Control Sram Basic Read Cycle (No Wait) - Hitachi SH7751 Hardware Manual

Superh risc engine
Table of Contents

Advertisement

T1
T2
CKIO
A25–A0
RD/
D31–D0
(read)
DACKn
(SA: IO ← memory)
DACKn
(DA)
Note: For DACKn, an example is shown where CHCRn.AL (access level) = 0 for the DMAC.

Figure 13.69 Byte Control SRAM Basic Read Cycle (No Wait)

Rev. 3.0, 04/02, page 452 of 1064

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7751r

Table of Contents