Intel 6 SERIES CHIPSET - DATASHEET 01-2011 Datasheet page 624

Hide thumbs Also See for 6 SERIES CHIPSET - DATASHEET 01-2011:
Table of Contents

Advertisement

15.1.14
BAR — Legacy Bus Master Base Address Register
(SATA–D31:F5)
Address Offset: 20h
Default Value:
The Bus Master IDE interface function uses Base Address register 5 to request a 16-
byte I/O space to provide a software interface to the Bus Master functions. Only
12 bytes are actually used (6 bytes for primary, 6 bytes for secondary). Only bits
[15:4] are used to decode the address.
Bit
31:16
Reserved
Base Address — R/W. This field provides the base address of the I/O space (16
15:5
consecutive I/O locations).
Base Address 4 (BA4)— R/W.
4
When SCC is 01h, this bit will be R/W resulting in requesting 16B of I/O space.
3:1
Reserved
Resource Type Indicator (RTE) — RO. Hardwired to 1 to indicate a request for I/O
0
space.
15.1.15
SIDPBA — SATA Index/Data Pair Base Address Register
(SATA–D31:F5)
Address Offset: 24h
Default Value:
When SCC is 01h
When the programming interface is IDE, the register represents an I/O BAR allocating
16B of I/O space for the I/O mapped registers defined in
although 16B of locations are allocated, some maybe reserved.
Bit
31:16
Reserved
15:4
Base Address (BA) — R/W. Base address of register I/O space
3:1
Reserved
Resource Type Indicator (RTE) — RO. Hardwired to 1 to indicate a request for I/O
0
space.
624
23h
00000001h
27h
00000000h
SATA Controller Registers (D31:F5)
Attribute:
R/W, RO
Size:
32 bits
Description
Attribute:
R/W, RO
Size:
32 bits
Section
Description
15.3. Note that
Datasheet

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

6 series

Table of Contents