13.3.3
Second Slave Address Register (SARX)
SARX sets the second slave address and selects the communication format. If the LSI is in slave
2
mode with the I
C bus format selected, when the FSX bit is set to 0 and the upper 7 bits of SARX
match the upper 7 bits of the first frame received after a start condition, the LSI operates as the
slave device specified by the master device. SARX can be accessed only when the ICE bit in
ICCR is cleared to 0.
Bit
Bit Name
7
SVAX6
6
SVAX5
5
SVAX4
4
SVAX3
3
SVAX2
2
SVAX1
1
SVAX0
0
FSX
Rev. 1.00, 05/04, page 284 of 544
Initial
Value
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
0
R/W
1
R/W
Description
Second Slave Address 6 to 0
Set the second slave address.
Format Select X
Selects the communication format together with the FS
bit in SAR. See table 13.2.