Input Capture Input Timing; Figure 9.7 Input Capture Input Signal Timing (Usual Case); Figure 9.8 Input Capture Input Signal Timing (When Icra To Icrd Are Read) - Renesas H8S/2111B Hardware Manual

Bit single-chip microcomputer h8s family / h8s/2100 series
Table of Contents

Advertisement

9.5.4

Input Capture Input Timing

The rising or falling edge can be selected for the input capture input timing by the IEDGA to
IEDGD bits in TCR. Figure 9.7 shows the usual input capture timing when the rising edge is
selected.
φ
Input capture
input pin
Input capture signal

Figure 9.7 Input Capture Input Signal Timing (Usual Case)

If ICRA to ICRAD are read when the corresponding input capture signal arrives, the internal input
capture signal is delayed by one system clock (φ). Figure 9.8 shows the timing for this case.
φ
Input capture
input pin
Input capture signal

Figure 9.8 Input Capture Input Signal Timing (When ICRA to ICRD are Read)

Rev. 1.00, 05/04, page 172 of 544
Read cycle of ICRA to ICRD
T
T
1
2

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hd64f2111b

Table of Contents