Renesas H8S/2111B Hardware Manual page 33

Bit single-chip microcomputer h8s family / h8s/2100 series
Table of Contents

Advertisement

Serial Transfer Formats (Asynchronous Mode).................................................... 250
SSR Status Flags and Receive Data Handling ...................................................... 257
SCI Interrupt Sources........................................................................................ 271
Section 13 I2C Bus Interface (IIC)
Pin Configuration.................................................................................................. 280
Communication Format ........................................................................................ 285
2
C Transfer Rate .................................................................................................. 288
Flags and Transfer States (Master Mode) ............................................................. 294
Flags and Transfer States (Slave Mode) ............................................................... 295
Flags and Transfer States (Slave Mode) (cont)..................................................... 296
2
C Bus Data Format Symbols .............................................................................. 308
IIC Interrupt Sources ............................................................................................ 336
2
C Bus Timing (SCL and SDA Outputs) ............................................................. 337
2
Table 13.10
I
C Bus Timing (with Maximum Influence of t
Section 14 Keyboard Buffer Controller
Pin Configuration.................................................................................................. 350
Section 15 Host Interface (LPC)
Pin Configuration.................................................................................................. 371
Register Selection ................................................................................................. 382
GA20 (P81) Set/Clear Timing .............................................................................. 401
Fast A20 Gate Output Signals.............................................................................. 402
Scope of Host Interface Pin Shutdown ................................................................. 404
Scope of Initialization in Each Host Interface Mode ............................................ 405
HIRQ Setting and Clearing Conditions ................................................................ 411
Section 16 A/D Converter
Pin Configuration.................................................................................................. 415
A/D Conversion Time (Single Mode)................................................................... 422
Section 18 ROM
Pin Configuration.................................................................................................. 437
Operating Modes and ROM.................................................................................. 441
On-Board Programming Mode Settings ............................................................... 441
Boot Mode Operation ........................................................................................... 443
Possible ................................................................................................................. 444
) Values ............................................................... 338
sr
/t
Sr
Rev. 1.00, 05/04, page xxxiii of xxxiv
)........................................ 339
Sf

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hd64f2111b

Table of Contents