Renesas H8S/2111B Hardware Manual page 332

Bit single-chip microcomputer h8s family / h8s/2100 series
Table of Contents

Advertisement

Bit
Bit Name
4
AASX
3
AL
Rev. 1.00, 05/04, page 298 of 544
Initial
Value
R/W
0
R/(W)*
0
R/(W)*
Description
Second Slave Address Recognition Flag
2
In I
C bus format slave receive mode, this flag is set to
1 if the first frame following a start condition matches
bits SVAX6 to SVAX0 in SARX.
[Setting condition]
When the second slave address is detected in slave
receive mode and FSX = 0 in SARX
[Clearing conditions]
When 0 is written in AASX after reading AASX = 1
When a start condition is detected
In master mode
Arbitration Lost Flag
Indicates that arbitration was lost in master mode.
[Setting conditions]
When ALSL = 0
If the internal SDA and SDA pin disagree at the
rise of SCL in master transmit mode
If the internal SCL line is high at the fall of SCL in
master transmit mode
When ALSL = 1
If the internal SDA and SDA pin disagree at the
rise of SCL in master transmit mode
If the SDA pin is driven low by another device
2
before the I
C bus interface drives the SDA pin
low, after the start condition instruction was
executed in master transmit mode
[Clearing conditions]
When ICDR is written to (transmit mode) or read
from (receive mode)
When 0 is written in AL after reading AL = 1

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hd64f2111b

Table of Contents