Figure 13.32 Iric Flag Clearing Timing When Wait = 1 - Renesas H8S/2111B Hardware Manual

Bit single-chip microcomputer h8s family / h8s/2100 series
Table of Contents

Advertisement

10. Note on IRIC flag clear when the wait function is used
If the rise time of SCL exceeds the stipulated value or a slave device in which a wait can be
inserted by driving the SCL pin low is used when the wait function is used in I
master mode, the IRIC flag should be cleared after determining that the SCL is low, as
described below.
If the IRIC flag is cleared to 0 when WAIT = 1 while the SCL is extending the high level time,
the SDA level may change before the SCL goes low, which may generate a start or stop
condition erroneously.
SCL
SDA
IRIC

Figure 13.32 IRIC Flag Clearing Timing when WAIT = 1

Note: This restriction on usage can be canceled by setting the FNC1 and FNC0 bits to 1 in
ICXR.
Secures a high period
VIH
SCL = low detected
[1] SCL = low determination
[2] IRIC clear
Rev. 1.00, 05/04, page 343 of 544
2
C bust interface

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hd64f2111b

Table of Contents