Figure 13.11 Example Of Operation Timing In Master Receive Mode (Mls = Wait = 0, Hnds = 1); Figure 13.12 Example Of Stop Condition Issuance Operation Timing In Master Receive Mode (Mls = Wait = 0, Hnds = 1) - Renesas H8S/2111B Hardware Manual

Bit single-chip microcomputer h8s family / h8s/2100 series
Table of Contents

Advertisement

Master transmit mode
SCL
9
(master output)
SDA
A
(slave output)
SDA
(master output)
IRIC
IRTR
ICDRF
ICDRR
User processing
Figure 13.11 Example of Operation Timing in Master Receive Mode
SCL
7
8
(master output)
SDA
Bit 1
Bit 0
(slave output)
Data 2
SDA
(master output)
IRIC
IRTR
ICDRF
ICDRR
Data 1
User processing
[4] IRIC clear
Figure 13.12 Example of Stop Condition Issuance Operation Timing
in Master Receive Mode (MLS = WAIT = 0, HNDS = 1)
Rev. 1.00, 05/04, page 316 of 544
Master receive mode
SCL is fixed low until ICDR is read
1
2
3
Bit 5
Bit 7
Bit 6
Data 1
[1] TRS=0 clear
[2] IRIC read
[1] IRIC clear
(MLS = WAIT = 0, HNDS = 1)
SCL is fixed low until ICDR is read
9
1
2
Bit 7
Bit 6
[3]
A
[7] ICDR read
(Data 2)
[6] Set ACKB = 1
7
4
5
6
8
Bit 2
Bit 0
Bit 4
Bit 3
Bit 1
Undefined value
[4] IRIC clear
(Dummy read)
SCL is fixed low until
stop condition is issued
3
4
5
6
7
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Data 3
Data 2
[9] IRIC clear
SCL is fixed low until ICDR is read
9
1
2
Bit 7
Bit 6
[3]
Data 2
A
Data 1
[5] ICDR read
(Data 1)
Stop condition generation
8
9
Bit 0
[8]
A
Data 3
[10] ICDR read
(Data 3)
[11] Set BBSY = 0 and
SCP = 0
(Stop condition instruction issuance)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Hd64f2111b

Table of Contents