Frame Sync Output Synchronization With an External Clock
MCLK
EXT CLK
FSA OUTPUT
Figure 13-2. Clock Output Synchronization With External Clock
Frame Sync
For a given frame sync, the output is determined by the following:
• Divisor. A 20-bit divisor of the input clock that determines the
period of the frame sync. When set to 0 or 1, the frame sync oper-
ates in bypass mode, otherwise it operates in normal mode.
• Phase. A 20-bit value that determines the phase relationship
between the clock output and the frame sync output. Settings for
phase can be anywhere between 0 to
• Pulse width. A 16-bit value that determines the width of the fram-
ing pulse. Settings for pulse width can be 0 to
width is equal to 0 or the frame sync is even, then the actual pulse
width of the output frame sync is:
For odd divisors the actual pulse width of the output frame sync is:
13-8
FrameSyncDivisor
--------------------------------------------- -
=
Pulse Width
FrameSyncDivisor 1
------------------------------------------------------ -
=
Pulse Width
ADSP-21368 SHARC Processor Hardware Reference
– 1.
DIV
– 1. If the pulse
DIV
2
–
2
Need help?
Do you have a question about the SHARC ADSP-21368 and is the answer not in the manual?