Pwm Status Registers (Pwmstatx; Pwm Period Registers (Pwmperiodx - Analog Devices SHARC ADSP-21368 Hardware Reference Manual

Hide thumbs Also See for SHARC ADSP-21368:
Table of Contents

Advertisement

PWM Status Registers (PWMSTATx)

These 16-bit read-only registers, described in
tus of the phase and mode for each PWM group. The addresses for these
registers are:
PWMSTAT0 — 0x3001
PWMSTAT1 — 0x3011
PWMSTAT2 — 0x3401
PWMSTAT3 — 0x3411
Table A-27. PWMSTATx Register Bit Descriptions
Bit
Name
0
PWM_PHASE
2
PWM_PAIRSTAT

PWM Period Registers (PWMPERIODx)

These 16-bit read/write registers control the period of the four PWM
groups. The value written to the
number of
t
CK
for these registers are:
PWMPERIOD0 — 0x3002
PWMPERIOD1 — 0x3012
PWMPERIOD2 — 0x3402
PWMPERIOD3 — 0x3412
ADSP-21368 SHARC Processor Hardware Reference
Description
PWM Phase Status. Set during operation in the second
half of each PWM period. Allows programs to determine
the particular half-cycle during implementation of the
PWMSYNC interrupt service routine, if required.
0 = First half
1 = Second half
PWM Paired Mode Status.
0 = Inactive paired mode
1 = Active paired mode
clock increments in one-half a PWM period. The addresses
Register Reference
Table
register is effectively the
PWMPERIODx
A-27, report the sta-
A-81

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the SHARC ADSP-21368 and is the answer not in the manual?

Questions and answers

Table of Contents