SRC Operation
Table 10-1. Serial Data Input Port Mode
SRCx_SMODE_0:2
2
0
0
0
0
1
1
1
1
Table
10-3. When the output word width is less than 24 bits, dither is
added to the truncated bits. The right-justified serial data out mode
assumes 64
SCLK_O
Please note that 8 bits of each 32-bit subframe are used for transmitting
matched-phase mode data as shown in
SRC also supports 16-bit, 32-clock packed input and output serial data in
left-justified and I
Table 10-2. Serial Data Output Port Mode
SRCx_SMODEOUT_0:1
1
0
0
1
1
10-14
1
0
0
0
0
1
1
0
1
1
0
0
0
1
1
0
1
1
cycles per frame, divided evenly for left and right.
2
S format.
Interface Format
0
0
Left-justified
2
1
I
S
0
TDM
1
Right-justified
ADSP-21368 SHARC Processor Hardware Reference
Interface Format
Left-justified
2
I
S
TDM
RESERVED
Right-justified, 16 bits
Right-justified, 18 bits
Right-justified, 20 bits
Right-justified, 24 bits
Figure 10-9 on page
10-18. The
Need help?
Do you have a question about the SHARC ADSP-21368 and is the answer not in the manual?