Architecture - Analog Devices SHARC ADSP-21368 Hardware Reference Manual

Hide thumbs Also See for SHARC ADSP-21368:
Table of Contents

Advertisement

Architecture

• Separate multiple-byte receive and transmit FIFOs
• Low interrupt rate
• Individual override control of data and clock lines in the event of a
bus lockup
• Input filter for spike suppression
Table 12-1
shows the pins for the TWI. Two bidirectional pins externally
interface the TWI controller to the I
no other external connections or logic are required.
Table 12-1. TWI Pins
Pin
SDA
SCL
Architecture
Figure 12-1
illustrates the overall architecture of the TWI controller.
The peripheral interface supports the transfer of 32-bit wide data and is
used by the processor in the support of register and FIFO buffer reads and
writes.
The register block contains all control and status bits and reflects what can
be written or read as outlined by the programmer's model. Status bits can
be updated by their respective functional blocks.
The FIFO buffer is configured as a 1-byte-wide, 2-deep transmit FIFO
buffer and a 1-byte-wide, 2-deep receive FIFO buffer.
12-2
Description
In/Out TWI serial data, high impedance reset value
In/Out TWI serial clock, high impedance reset value
ADSP-21368 SHARC Processor Hardware Reference
2
C bus. The interface is simple and

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the SHARC ADSP-21368 and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents