Dma Control Register (Dmacr) - Renesas H8S/2633 Series Hardware Manual

Hide thumbs Also See for H8S/2633 Series:
Table of Contents

Advertisement

(2) Repeat Mode
Transfer Number Storage
Bit
:
15
ETCRH
:
Initial value :
*
R/W
:
R/W
Transfer Counter
Bit
:
7
ETCRL
:
Initial value :
*
R/W
:
R/W
In repeat mode, ETCR functions as transfer counter ETCRL (with a count range of 1 to 256) and
transfer number storage register ETCRH. ETCRL is decremented by 1 each time a transfer is
performed, and when the count reaches H'00, ETCRL is loaded with the value in ETCRH. At this
point, MAR is automatically restored to the value it had when the count was started. The DTE bit
in DMABCR is not cleared, and so transfers can be performed repeatedly until the DTE bit is
cleared by the user.
ETCR is not initialized by a reset or in standby mode.
8.2.4

DMA Control Register (DMACR)

Bit
:
7
DMACR
:
DTSZ
Initial value :
0
R/W
:
R/W
DMACR is an 8-bit readable/writable register that controls the operation of each DMAC channel.
DMACR is initialized to H'00 by a reset, and in standby mode.
250
14
13
*
*
R/W
R/W
R/W
6
5
*
*
R/W
R/W
R/W
6
5
DTID
RPE
DTDIR
0
0
R/W
R/W
R/W
12
11
10
*
*
*
R/W
R/W
4
3
2
*
*
*
R/W
R/W
4
3
2
DTF3
DTF2
0
0
0
R/W
R/W
9
8
*
*
R/W
R/W
1
0
*
*
R/W
R/W
*: Undefined
1
0
DTF1
DTF0
0
0
R/W
R/W

Advertisement

Table of Contents
loading

Table of Contents