Renesas H8S/2633 Series Hardware Manual page 283

Hide thumbs Also See for H8S/2633 Series:
Table of Contents

Advertisement

(2) Write after Read
If an external write occurs after an external read while the ICIS0 bit in BCRH is set to 1, an idle
cycle is inserted at the start of the write cycle.
Figure 7-34 shows an example of the operation in this case. In this example, bus cycle A is a read
cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an
idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and
the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented.
Bus cycle A
T
1
ø
Address bus
CS (area A)
CS (area B)
RD
Possibility of overlap between
CS (area B) and RD
(a) Idle cycle not inserted
(ICIS1 = 0)
Bus cycle B
T
T
T
T
2
3
1
2
Figure 7-34 Example of Idle Cycle Operation (2)
Bus cycle A
T
1
ø
Address bus
CS (area A)
CS (area B)
RD
(b) Idle cycle inserted
Bus cycle B
T
T
T
T
2
3
I
1
(Initial value ICIS1 = 1)
T
2
229

Advertisement

Table of Contents
loading

Table of Contents