Register Descriptions; Receive Shift Register (Rsr); Receive Data Register (Rdr) - Renesas H8S/2633 Series Hardware Manual

Hide thumbs Also See for H8S/2633 Series:
Table of Contents

Advertisement

16.2

Register Descriptions

16.2.1

Receive Shift Register (RSR)

Bit
:
7
R/W
:
RSR is a register used to receive serial data.
The SCI sets serial data input from the RxD pin in RSR in the order received, starting with the
LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is
transferred to RDR automatically.
RSR cannot be directly read or written to by the CPU.
16.2.2

Receive Data Register (RDR)

Bit
:
Initial value
:
R/W
:
RDR is a register that stores received serial data.
When the SCI has received one byte of serial data, it transfers the received serial data from RSR to
RDR where it is stored, and completes the receive operation. After this, RSR is receive-enabled.
Since RSR and RDR function as a double buffer in this way, enables continuous receive
operations to be performed.
RDR is a read-only register, and cannot be written to by the CPU.
RDR is initialized to H'00 by a reset, in standby mode, watch mode, subactive mode, and subsleep
mode or module stop mode.
6
5
7
6
5
0
0
0
R
R
R
4
3
2
4
3
0
0
R
R
1
0
2
1
0
0
0
0
R
R
R
697

Advertisement

Table of Contents
loading

Table of Contents