Timer Status Register (Tsr) - Renesas H8S/2633 Series Hardware Manual

Hide thumbs Also See for H8S/2633 Series:
Table of Contents

Advertisement

11.2.5

Timer Status Register (TSR)

Channel 0: TSR0
Channel 3: TSR3
Bit
:
7
Initial value :
1
R/W
:
Note: * Only 0 can be written, for flag clearing.
Channel 1: TSR1
Channel 2: TSR2
Channel 4: TSR4
Channel 5: TSR5
Bit
:
7
TCFD
Initial value :
1
R/W
:
R
Note: * Only 0 can be written, for flag clearing.
The TSR registers are 8-bit registers that indicate the status of each channel. The TPU has six TSR
registers, one for each channel. The TSR registers are initialized to H'C0 by a reset, and in
hardware standby mode.
6
5
4
TCFV
1
0
0
R/(W)*
6
5
4
TCFU
TCFV
1
0
0
R/(W)*
R/(W)*
3
2
TGFD
TGFC
TGFB
0
0
R/(W)*
R/(W)*
R/(W)*
3
2
TGFB
0
0
R/(W)*
1
0
TGFA
0
0
R/(W)*
1
0
TGFA
0
0
R/(W)*
543

Advertisement

Table of Contents
loading

Table of Contents