Usage Notes - Renesas H8S/2633 Series Hardware Manual

Hide thumbs Also See for H8S/2633 Series:
Table of Contents

Advertisement

11.7

Usage Notes

Note that the kinds of operation and contention described below occur during TPU operation.
Input Clock Restrictions: The input clock pulse width must be at least 1.5 states in the case of
single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not
operate properly with a narrower pulse width.
In phase counting mode, the phase difference and overlap between the two input clocks must be at
least 1.5 states, and the pulse width must be at least 2.5 states. Figure 11-48 shows the input clock
conditions in phase counting mode.
Overlap
TCLKA
(TCLKC)
TCLKB
(TCLKD)
Pulse width
Notes: Phase difference and overlap
Pulse width
Figure 11-48 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode
Caution on Period Setting: When counter clearing by compare match is set, TCNT is cleared in
the final state in which it matches the TGR value (the point at which the count value matched by
TCNT is updated). Consequently, the actual counter frequency is given by the following formula:
ø
f =
(N + 1)
Where
f
: Counter frequency
ø : Operating frequency
N : TGR set value
592
Phase
Phase
differ-
differ-
ence
Overlap
ence
Pulse width
: 1.5 states or more
: 2.5 states or more
Pulse width
Pulse width

Advertisement

Table of Contents
loading

Table of Contents