Voltage Reference Source Select; Dac Resets; Dac Clocks; Dac Interrupts - NXP Semiconductors freescale KV4 Series Reference Manual

Table of Contents

Advertisement

DAC resets

35.9.1 Voltage reference source select

• V
connects to the primary voltage source as supply reference of 64 tap resistor
in1
ladder
• V
connects to an alternate voltage source
in2
35.10 DAC resets
This module has a single reset input, corresponding to the chip-wide peripheral reset.

35.11 DAC clocks

This module has a single clock input, the bus clock.

35.12 DAC interrupts

This module has no interrupts.

35.13 CMP Trigger Mode

CMP and DAC are configured to CMP Trigger mode when CMP_CR1[TRIGM] is set to
1.
In addition, the CMP must be enabled. If the DAC is to be used as a reference to the
CMP, it must also be enabled.
CMP Trigger mode depends on an external timer resource to periodically enable the
CMP and 6-bit DAC in order to generate a triggered compare.
Upon setting TRIGM, the CMP and DAC are placed in a standby state until an external
timer resource trigger is received.
752
KV4x Reference Manual, Rev. 2, 02/2015
Preliminary
Freescale Semiconductor, Inc.

Advertisement

Table of Contents
loading

Table of Contents