After Sck Delay - NXP Semiconductors freescale KV4 Series Reference Manual

Table of Contents

Advertisement

Functional description
44.5.3.3 After SCK Delay (t
The After SCK Delay is the length of time between the last edge of SCK and the negation
of PCS. See
Figure 44-29
PASC and ASC fields in the CTARx registers select the After SCK Delay by the formula
in the ASC field description. The following table shows an example of how to compute
the After SCK delay.
Table 44-40. After SCK Delay computation example
f
PASC
P
100 MHz
0b01
The clock frequency mentioned in the preceding table is given
as an example. Refer to the clocking chapter for the frequency
used to drive this module in the device.
44.5.3.4 Delay after Transfer (t
The Delay after Transfer is the minimum time between negation of the PCS signal for a
frame and the assertion of the PCS signal for the next frame. See
illustration of the Delay after Transfer. The PDT and DT fields in the CTARx registers
select the Delay after Transfer by the formula in the DT field description. The following
table shows an example of how to compute the Delay after Transfer.
Table 44-41. Delay after Transfer computation example
f
PDT
P
100 MHz
0b01
The clock frequency mentioned in the preceding table is given
as an example. Refer to the clocking chapter for the frequency
used to drive this module in the device.
When in Non-Continuous Clock mode the t
equation specified in the CTAR[DT] field description. When in Continuous Clock mode,
the delay is fixed at 1 SCK period.
1208
)
ASC
and
Figure 44-30
for illustrations of the After SCK delay. The
Prescaler
ASC
3
0b0100
NOTE
)
DT
Prescaler
DT
3
0b1110
NOTE
delay is configured according to the
DT
KV4x Reference Manual, Rev. 2, 02/2015
Preliminary
Scaler

After SCK Delay

32
0.96 μs
Figure 44-29
for an
Scaler
Delay after Transfer
32768
0.98 ms
Freescale Semiconductor, Inc.

Advertisement

Table of Contents
loading

Table of Contents