Dmac Bus Cycle - Renesas F-ZTAT H8 Series Hardware Manual

Hide thumbs Also See for F-ZTAT H8 Series:
Table of Contents

Advertisement

8.4.8

DMAC Bus Cycle

Figure 8.13 shows an example of the timing of the basic DMAC bus cycle. This example shows a
word-size transfer from a 16-bit two-state access area to an 8-bit three-state access area. When the
DMAC gets the bus from the CPU, after one dead cycle (Td), it reads from the source address and
writes to the destination address. During these read and write operations the bus is not released
even if there is another bus request. DMAC cycles comply with bus controller settings in the same
way as CPU cycles.
CPU cycle
T
T
1
2
φ
Address
bus
RD
HWR
LWR
DMAC cycle (word transfer)
T
T
T
T
1
2
d
1
Source
address
Figure 8.13 DMA Transfer Bus Timing (Example)
T
T
T
T
T
2
1
2
3
1
Destination address
Rev. 3.00 Mar 21, 2006 page 227 of 814
Section 8 DMA Controller
CPU cycle
T
T
T
T
T
2
3
1
2
1
REJ09B0302-0300
T
2

Advertisement

Table of Contents
loading

Table of Contents