Download Print this page

Dmac Bus Cycle - Renesas F-ZTAT H8 Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for F-ZTAT H8 Series:

Advertisement

8.4.8

DMAC Bus Cycle

Figure 8.13 shows an example of the timing of the basic DMAC bus cycle. This example shows a
word-size transfer from a 16-bit two-state access area to an 8-bit three-state access area. When the
DMAC gets the bus from the CPU, after one dead cycle (T
writes to the destination address. During these read and write operations the bus is not released
even if there is another bus request. DMAC cycles comply with bus controller settings in the same
way as CPU cycles.
CPU cycle
T
T
1
2
φ
Address
bus
RD
HWR
LWR
DMAC cycle (word transfer)
T
T
T
T
1
2
d
1
Source
address
Figure 8.13 DMA Transfer Bus Timing (Example)
), it reads from the source address and
d
T
T
T
T
T
2
1
2
3
1
Destination address
Rev. 7.00 Sep 21, 2005 page 239 of 878
Section 8 DMA Controller
CPU cycle
T
T
T
T
T
2
3
1
2
1
REJ09B0259-0700
T
2

Hide quick links:

Advertisement

loading