Ports And Attributes - Xilinx Virtex-5 RocketIO GTP User Manual

Table of Contents

Advertisement

Chapter 7: GTP Receiver (RX)

Ports and Attributes

Table 7-5
Table 7-5: RX OOB/Beacon Signaling Ports
Port
Dir
RXELECIDLE0
Out
RXELECIDLE1
RXSTATUS0[2:0]
Out
RXSTATUS1[2:0]
RXVALID0
In
RXVALID1
130
defines the RX OOB/beacon signaling ports.
Clock Domain
Indicates the differential voltage between RXN and RXP dropped below
the minimum threshold (OOBDETECT_THRESHOLD). Signals below
this threshold are OOB signals.
1: OOB signal detected. The differential voltage is below the minimum
RXUSRCLK2
threshold.
0: OOB signal not detected. The differential voltage is above the
minimum threshold.
This port is intended for PCI Express and SATA standards.
The decoding of RXSTATUS[2:0] depends on the setting of
RX_STATUS_FMT.
When RX_STATUS_FMT = PCIE:
000: Receiver not present (when in receiver detection
sequence)/Received data OK (during normal operation)
001: Reserved
010: Reserved
011: Receiver present (when in receiver detection sequence)
100: 8B/10B decode error
RXUSRCLK2
101: Elastic Buffer Overflow. Stays asserted until cleared (different
than defined in the PIPE specification).
110: Elastic Buffer Underflow. Stays asserted until cleared (different
than defined in the PIPE specification).
111: Receive Disparity Error
When RX_STATUS_FMT = SATA:
RXSTATUS[0]: TXCOMSTART operation complete
RXSTATUS[1]: COMWAKE signal received
RXSTATUS[2]: COMRESET/COMINIT signal received
Indicates symbol lock and valid data on RXDATA and RXCHARISK[1:0]
RXUSRCLK2
when High, as defined in the PHY Interface for PCI Express (PIPE)
specification.
www.xilinx.com
Description
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
R

Advertisement

Table of Contents
loading

Table of Contents