Early Versus Late Frame Syncs (Lafs) - Analog Devices SHARC ADSP-2136 Series Hardware Reference Manual

Table of Contents

Advertisement

Bit 16 in the
SPCTLx
valid signal (
SPORTx_TDV_O
high if cleared (=0). These signals are actually
outputs during multichannel operation. They indicate which time slots
have valid data to transmit.

Early Versus Late Frame Syncs (LAFS)

Frame sync signals can be early or late. Frame sync signals can occur dur-
ing the first bit of each data word or during the serial clock cycle
immediately preceding the first bit. The
register configures this option.
When
is cleared (=0), early frame syncs are configured. This is the
LAFS
normal mode of operation. In this mode, the first bit of the transmit data
word is available (and the first bit of the receive data word is latched) in
the serial clock cycle after the frame sync is asserted. The frame sync is not
checked again until the entire word has been transmitted (or received). In
multichannel operation, this is the case when the frame delay is one.
If data transmission is continuous in early framing mode (for example, the
last bit of each word is immediately followed by the first bit of the next
word), the frame sync signal occurs during the last bit of each word. Inter-
nally-generated frame syncs are asserted for one clock cycle in early
framing mode.
When
is set (=1), late frame syncs are configured. In this mode, the
LAFS
first bit of the transmit data word is available (and the first bit of the
receive data word is latched) in the same serial clock cycle that the frame
sync is asserted. In multichannel operation, this is the case when frame
delay is zero. Receive data bits are latched by serial clock edges, but the
frame sync signal is checked only during the first bit of each word. Inter-
nally-generated frame syncs remain asserted for the entire length of the
data word in late framing mode. Exte rnally-generated frame syncs are only
ADSP-2136x SHARC Processor Hardware Reference
www.BDTIC.com/ADI
for the ADSP-21362/3/4/5/6 Processors
registers selects the logic level of the transmit data
) as active low (inverted) if set (=1), or active
, reconfigured as
SPORTx_FS
bit of the
LAFS
SPCTLx
Serial Ports
control
6-31

Advertisement

Table of Contents
loading

Table of Contents