RM0401
Figure 164. Counter timing diagram, update event when ARPE=1 (TIMx_ARR
17.3.3
Clock source
The counter clock is provided by the Internal clock (CK_INT) source.
The CEN (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual
control bits and can be changed only by software (except for UG that remains cleared
automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal
clock CK_INT.
Figure 165
without prescaler.
shows the behavior of the control circuit and the upcounter in normal mode,
RM0401 Rev 3
preloaded)
Basic timers (TIM6)
443/771
449
Need help?
Do you have a question about the STM32F410 and is the answer not in the manual?