Tim11 Register Map; Table 69. Tim11 Register Map And Reset Values - ST STM32F410 Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0401
16.5.12

TIM11 register map

TIMx registers are mapped as 16-bit addressable registers as described in the table below:
Offset
Register
TIMx_CR1
0x00
Reset value
TIMx_SMCR
0x08
Reset value
TIMx_DIER
0x0C
Reset value
TIMx_SR
0x10
Reset value
TIMx_EGR
0x14
Reset value
TIMx_CCMR1
Output compare
mode
Reset value
0x18
TIMx_CCMR1
Input capture
mode
Reset value
0x1C
Reserved
TIMx_CCER
0x20
Reset value
TIMx_CNT
0x24
Reset value
TIMx_PSC
0x28
Reset value
TIMx_ARR
0x2C
Reset value
0x30
Reserved

Table 69. TIM11 register map and reset values

RM0401 Rev 3
General-purpose timers (TIM9 and TIM11)
CKD
[1:0]
0
0
0
CNT[15:0]
0
0
0
0
0
0
0
0
PSC[15:0]
0
0
0
0
0
0
0
0
ARR[15:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
OC1M
CC1S
[2:0]
[1:0]
0
0
0
0
0
0
0
IC1
CC1S
IC1F[3:0]
PSC
[1:0]
[1:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
435/771
436

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F410 and is the answer not in the manual?

Table of Contents

Save PDF