RM0401
2
23.5
I
C debug mode
When the microcontroller enters the debug mode (Cortex
SMBUS timeout either continues to work normally or stops, depending on the
DBG_I2Cx_SMBUS_TIMEOUT configuration bits in the DBGMCU module. For more
details, refer to
2
23.6
I
C registers
Refer to
The peripheral registers have to be accessed by half-words (16 bits) or words (32 bits).
2
23.6.1
I
C Control register 1 (I2C_CR1)
Address offset: 0x00
Reset value: 0x0000
15
14
13
SW
Res.
ALERT
PEC
RST
rw
rw
Bit 15 SWRST: Software reset
Note: This bit can be used to reinitialize the peripheral after an error or a locked state. As an
Bit 14 Reserved, must be kept at reset value
Bit 13 ALERT: SMBus alert
Bit 12 PEC: Packet error checking
Note: PEC calculation is corrupted by an arbitration loss.
Section 26.16.2: Debug support for timers, watchdog, and
Section 1.2 on page 34
12
11
10
9
POS
ACK
STOP
rw
rw
rw
rw
When set, the I2C is under reset state. Before resetting this bit, make sure the I2C lines are
released and the bus is free.
2
0: I
C Peripheral not under reset
2
1: I
C Peripheral under reset state
example, if the BUSY bit is set and remains locked due to a glitch on the bus, the
SWRST bit can be used to exit from this state.
This bit is set and cleared by software, and cleared by hardware when PE=0.
0: Releases SMBA pin high. Alert Response Address Header followed by NACK.
1: Drives SMBA pin low. Alert Response Address Header followed by ACK.
This bit is set and cleared by software, and cleared by hardware when PEC is transferred or
by a START or Stop condition or when PE=0.
0: No PEC transfer
1: PEC transfer (in Tx or Rx mode)
Inter-integrated circuit (I
for a list of abbreviations used in register descriptions.
8
7
6
NO
START
STRET
ENGC ENPEC ENARP
CH
rw
rw
rw
RM0401 Rev 3
®
-M4 with FPU core halted), the
I2C.
5
4
3
2
SMB
Res.
TYPE
rw
rw
rw
2
C) interface
1
0
SM
PE
BUS
rw
rw
613/771
626
Need help?
Do you have a question about the STM32F410 and is the answer not in the manual?