E.3.2 Hardware Implementation-Dependent Register 1 (Hid1) - Motorola MPC8240 User Manual

Integrated host processor with integrated pci
Table of Contents

Advertisement

Table E-21 shows how HID0[SBCLK], HID0[ECLK], and the hard reset signals are used
to configure CKO when PMCR1[CKO_SEL] = 0. When PMCR1[CKO_SEL] = 1, the
CKO_MODE field of PMCR1 determines the signal driven on CKO. Note that the initial
value of PMCR1[CKO_SEL] is determined by the value on the AS signal at the negation
of HRST_CPU. See Section 2.2.7.8, "Debug Clock (CKO)—Output," and Section 2.4,
"Configuration Signals Sampled at Reset," for more information.
Table E-21. HID0[BCLK] and HID0[ECLK] CKO Signal Configuration
HRST_CPU
and
HRST_CTRL
Asserted
Negated
Negated
Negated
Negated
E.3.2 Hardware Implementation-Dependent Register 1
(HID1)
The MPC8240 implementation of HID1 is shown in Figure E-28. HID1 can be accessed
with mfspr using SPR1009.
PLLRATIO
0
1
2
3
4
5
Figure E-28. Hardware Implementation Register 1 (HID1)
Table E-22 shows the bit definitions for HID1.
Bits
Name
0–4
PLLRATIO PLL configuration processor core frequency ratio—This read-only field is determined by the
value on the PLL_CFG[0–4] signals during reset and the processor-to-memory clock frequency
ratio defined by that PLL_CFG[0–4] value. See MPC8240 Hardware Specification for a listing of
supported settings. Note that multiple settings of the PLL_CFG[0–4] signals can map to the
same PLLRATIO value. Thus, system software cannot read the PLLRATIO value and associate
it with a unique PLL_CFG[0–4] value.
5–31
Reserved
HID0[ECLK]
HID0[SBCLK]
x
0
0
1
1
000 0000 0000 0000 0000 0000 0000
Table E-22. HID1 Field Descriptions
Appendix E. Processor Core Register Summary
MPC8240-Specific Registers
Signal Driven on CKO
x
sys-logic-clk
0
High impedance
1
sys-logic-clk divided by 2
0
Processor core clock
1
sys-logic-clk
Function
31
E-27

Advertisement

Table of Contents
loading

Table of Contents