Power-Off Sequence When Using Ram Backup - Renesas M32R/ECU Series User Manual

Mitsubishi 32-bit risc single-chip microcomputers
Table of Contents

Advertisement

20

20.3.2 Power-Off Sequence when Using RAM Backup

The diagram below shows a turn-off sequence of the power supply (5.0 V or 3.3 V) when using RAM backup.
VCCE,
VCC-BUS,
OSC-VCC
AVCC
VREF
(Note 1)
P72/HREQ#
RESET#
VDDE
Note 1: Pull the HREQ# input pin low to halt the CPU at the end of the bus cycle.
Or disable RAM access in software. P72 can be used as HREQ# irrespective of the operation mode.
However, HREQ# must be selected with the Port Operation Mode Register for P72.
Note 2: Pull the RESET# input pin low while the CPU is halted or RAM access is disabled.
Note 3: Wait until the RESET# pin goes low before turning the power supply off.
Note 4: Lower the VDDE voltage from 5.0 V to 3.0 V as necessary.
Notes: • Power-off limitations
VCCE = OCS-VCC
VDDE ≥ VCCE, OSC-VCC
• However, if the above power-off limitations cannot be met, sufficient evaluation must be made during system design
in order to ensure that no power will be applied to the microcomputer with a potential difference of 1 V or more.
For potential differences 0 V to 0.6 V, there is almost no in-flow current. The amount of in-flow current begins to increase
when the potential difference exceeds 0.6 V.
Figure 20.3.2 Power-Off Sequence when Using RAM Backup (VCCE = 5.0 V or 3.3 V)
(Note 2)
(Note 3)
20-6
POWER SUPPLY CIRCUIT
20.3 Power-Off Sequence
0V
0V
0V
0V
0V
(Note 4)
3V
32180 Group User's Manual (Rev.1.0)

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents